On Tue, Jun 04, 2024 at 06:25:29PM +0300, Jani Nikula wrote:
> Avoid the implicit dev_priv local variable use, and pass dev_priv
> explicitly to the PIPESRC register macro.

Reviewed-by: Rodrigo Vivi <[email protected]>

> 
> Signed-off-by: Jani Nikula <[email protected]>
> ---
>  drivers/gpu/drm/i915/display/i9xx_plane.c    | 2 +-
>  drivers/gpu/drm/i915/display/intel_display.c | 6 +++---
>  drivers/gpu/drm/i915/gvt/fb_decoder.c        | 6 +++---
>  drivers/gpu/drm/i915/i915_reg.h              | 2 +-
>  drivers/gpu/drm/i915/intel_gvt_mmio_table.c  | 6 +++---
>  5 files changed, 11 insertions(+), 11 deletions(-)
> 
> diff --git a/drivers/gpu/drm/i915/display/i9xx_plane.c 
> b/drivers/gpu/drm/i915/display/i9xx_plane.c
> index 5c8778865156..864d94406894 100644
> --- a/drivers/gpu/drm/i915/display/i9xx_plane.c
> +++ b/drivers/gpu/drm/i915/display/i9xx_plane.c
> @@ -1053,7 +1053,7 @@ i9xx_get_initial_plane_config(struct intel_crtc *crtc,
>  
>       drm_WARN_ON(&dev_priv->drm, offset != 0);
>  
> -     val = intel_de_read(dev_priv, PIPESRC(pipe));
> +     val = intel_de_read(dev_priv, PIPESRC(dev_priv, pipe));
>       fb->width = REG_FIELD_GET(PIPESRC_WIDTH_MASK, val) + 1;
>       fb->height = REG_FIELD_GET(PIPESRC_HEIGHT_MASK, val) + 1;
>  
> diff --git a/drivers/gpu/drm/i915/display/intel_display.c 
> b/drivers/gpu/drm/i915/display/intel_display.c
> index 993eb0935f6b..81ae72648e8e 100644
> --- a/drivers/gpu/drm/i915/display/intel_display.c
> +++ b/drivers/gpu/drm/i915/display/intel_display.c
> @@ -2784,7 +2784,7 @@ static void intel_set_pipe_src_size(const struct 
> intel_crtc_state *crtc_state)
>       /* pipesrc controls the size that is scaled from, which should
>        * always be the user's requested size.
>        */
> -     intel_de_write(dev_priv, PIPESRC(pipe),
> +     intel_de_write(dev_priv, PIPESRC(dev_priv, pipe),
>                      PIPESRC_WIDTH(width - 1) | PIPESRC_HEIGHT(height - 1));
>  }
>  
> @@ -2878,7 +2878,7 @@ static void intel_get_pipe_src_size(struct intel_crtc 
> *crtc,
>       struct drm_i915_private *dev_priv = to_i915(dev);
>       u32 tmp;
>  
> -     tmp = intel_de_read(dev_priv, PIPESRC(crtc->pipe));
> +     tmp = intel_de_read(dev_priv, PIPESRC(dev_priv, crtc->pipe));
>  
>       drm_rect_init(&pipe_config->pipe_src, 0, 0,
>                     REG_FIELD_GET(PIPESRC_WIDTH_MASK, tmp) + 1,
> @@ -8204,7 +8204,7 @@ void i830_enable_pipe(struct drm_i915_private 
> *dev_priv, enum pipe pipe)
>                      VBLANK_START(480 - 1) | VBLANK_END(525 - 1));
>       intel_de_write(dev_priv, TRANS_VSYNC(dev_priv, cpu_transcoder),
>                      VSYNC_START(490 - 1) | VSYNC_END(492 - 1));
> -     intel_de_write(dev_priv, PIPESRC(pipe),
> +     intel_de_write(dev_priv, PIPESRC(dev_priv, pipe),
>                      PIPESRC_WIDTH(640 - 1) | PIPESRC_HEIGHT(480 - 1));
>  
>       intel_de_write(dev_priv, FP0(pipe), fp);
> diff --git a/drivers/gpu/drm/i915/gvt/fb_decoder.c 
> b/drivers/gpu/drm/i915/gvt/fb_decoder.c
> index 0afde865a7de..c454e25b2b0f 100644
> --- a/drivers/gpu/drm/i915/gvt/fb_decoder.c
> +++ b/drivers/gpu/drm/i915/gvt/fb_decoder.c
> @@ -267,11 +267,11 @@ int intel_vgpu_decode_primary_plane(struct intel_vgpu 
> *vgpu,
>               (_PRI_PLANE_STRIDE_MASK >> 6) :
>               _PRI_PLANE_STRIDE_MASK, plane->bpp);
>  
> -     plane->width = (vgpu_vreg_t(vgpu, PIPESRC(pipe)) & _PIPE_H_SRCSZ_MASK) 
> >>
> +     plane->width = (vgpu_vreg_t(vgpu, PIPESRC(dev_priv, pipe)) & 
> _PIPE_H_SRCSZ_MASK) >>
>               _PIPE_H_SRCSZ_SHIFT;
>       plane->width += 1;
> -     plane->height = (vgpu_vreg_t(vgpu, PIPESRC(pipe)) &
> -                     _PIPE_V_SRCSZ_MASK) >> _PIPE_V_SRCSZ_SHIFT;
> +     plane->height = (vgpu_vreg_t(vgpu, PIPESRC(dev_priv, pipe)) &
> +                      _PIPE_V_SRCSZ_MASK) >> _PIPE_V_SRCSZ_SHIFT;
>       plane->height += 1;     /* raw height is one minus the real value */
>  
>       val = vgpu_vreg_t(vgpu, DSPTILEOFF(dev_priv, pipe));
> diff --git a/drivers/gpu/drm/i915/i915_reg.h b/drivers/gpu/drm/i915/i915_reg.h
> index d961f3f70aaa..2e26464672f7 100644
> --- a/drivers/gpu/drm/i915/i915_reg.h
> +++ b/drivers/gpu/drm/i915/i915_reg.h
> @@ -1225,7 +1225,7 @@
>  #define TRANS_VSYNC(dev_priv, trans) _MMIO_TRANS2(dev_priv, (trans), 
> _TRANS_VSYNC_A)
>  #define BCLRPAT(dev_priv, trans)             _MMIO_TRANS2(dev_priv, (trans), 
> _BCLRPAT_A)
>  #define TRANS_VSYNCSHIFT(dev_priv, trans)    _MMIO_TRANS2(dev_priv, (trans), 
> _TRANS_VSYNCSHIFT_A)
> -#define PIPESRC(pipe)                _MMIO_TRANS2(dev_priv, (pipe), 
> _PIPEASRC)
> +#define PIPESRC(dev_priv, pipe)              _MMIO_TRANS2(dev_priv, (pipe), 
> _PIPEASRC)
>  #define TRANS_MULT(trans)    _MMIO_TRANS2(dev_priv, (trans), _TRANS_MULT_A)
>  
>  /* VRR registers */
> diff --git a/drivers/gpu/drm/i915/intel_gvt_mmio_table.c 
> b/drivers/gpu/drm/i915/intel_gvt_mmio_table.c
> index 5abae7df0bfe..ff561a1e0fd3 100644
> --- a/drivers/gpu/drm/i915/intel_gvt_mmio_table.c
> +++ b/drivers/gpu/drm/i915/intel_gvt_mmio_table.c
> @@ -239,7 +239,7 @@ static int iterate_generic_mmio(struct 
> intel_gvt_mmio_table_iter *iter)
>       MMIO_D(TRANS_VSYNC(dev_priv, TRANSCODER_A));
>       MMIO_D(BCLRPAT(dev_priv, TRANSCODER_A));
>       MMIO_D(TRANS_VSYNCSHIFT(dev_priv, TRANSCODER_A));
> -     MMIO_D(PIPESRC(TRANSCODER_A));
> +     MMIO_D(PIPESRC(dev_priv, TRANSCODER_A));
>       MMIO_D(TRANS_HTOTAL(dev_priv, TRANSCODER_B));
>       MMIO_D(TRANS_HBLANK(dev_priv, TRANSCODER_B));
>       MMIO_D(TRANS_HSYNC(dev_priv, TRANSCODER_B));
> @@ -248,7 +248,7 @@ static int iterate_generic_mmio(struct 
> intel_gvt_mmio_table_iter *iter)
>       MMIO_D(TRANS_VSYNC(dev_priv, TRANSCODER_B));
>       MMIO_D(BCLRPAT(dev_priv, TRANSCODER_B));
>       MMIO_D(TRANS_VSYNCSHIFT(dev_priv, TRANSCODER_B));
> -     MMIO_D(PIPESRC(TRANSCODER_B));
> +     MMIO_D(PIPESRC(dev_priv, TRANSCODER_B));
>       MMIO_D(TRANS_HTOTAL(dev_priv, TRANSCODER_C));
>       MMIO_D(TRANS_HBLANK(dev_priv, TRANSCODER_C));
>       MMIO_D(TRANS_HSYNC(dev_priv, TRANSCODER_C));
> @@ -257,7 +257,7 @@ static int iterate_generic_mmio(struct 
> intel_gvt_mmio_table_iter *iter)
>       MMIO_D(TRANS_VSYNC(dev_priv, TRANSCODER_C));
>       MMIO_D(BCLRPAT(dev_priv, TRANSCODER_C));
>       MMIO_D(TRANS_VSYNCSHIFT(dev_priv, TRANSCODER_C));
> -     MMIO_D(PIPESRC(TRANSCODER_C));
> +     MMIO_D(PIPESRC(dev_priv, TRANSCODER_C));
>       MMIO_D(TRANS_HTOTAL(dev_priv, TRANSCODER_EDP));
>       MMIO_D(TRANS_HBLANK(dev_priv, TRANSCODER_EDP));
>       MMIO_D(TRANS_HSYNC(dev_priv, TRANSCODER_EDP));
> -- 
> 2.39.2
> 

Reply via email to