From: Ville Syrjälä <[email protected]>

Some DPCD registers(HDCP related) were not accessible due
to some fastset config this fixes that.

Signed-off-by: Ville Syrjälä <[email protected]>
---
 drivers/gpu/drm/i915/display/intel_dpll_mgr.c | 8 +++++++-
 1 file changed, 7 insertions(+), 1 deletion(-)

diff --git a/drivers/gpu/drm/i915/display/intel_dpll_mgr.c 
b/drivers/gpu/drm/i915/display/intel_dpll_mgr.c
index ef57dad1a9cb..1008e18177c9 100644
--- a/drivers/gpu/drm/i915/display/intel_dpll_mgr.c
+++ b/drivers/gpu/drm/i915/display/intel_dpll_mgr.c
@@ -3308,6 +3308,8 @@ static int icl_compute_tc_phy_dplls(struct 
intel_atomic_state *state,
        struct drm_i915_private *i915 = to_i915(state->base.dev);
        struct intel_crtc_state *crtc_state =
                intel_atomic_get_new_crtc_state(state, crtc);
+       const struct intel_crtc_state *old_crtc_state =
+               intel_atomic_get_old_crtc_state(state, crtc);
        struct icl_port_dpll *port_dpll =
                &crtc_state->icl_port_dplls[ICL_PORT_DPLL_DEFAULT];
        struct skl_wrpll_params pll_params = {};
@@ -3326,7 +3328,11 @@ static int icl_compute_tc_phy_dplls(struct 
intel_atomic_state *state,
                return ret;
 
        /* this is mainly for the fastset check */
-       icl_set_active_port_dpll(crtc_state, ICL_PORT_DPLL_MG_PHY);
+       if (old_crtc_state->shared_dpll &&
+           old_crtc_state->shared_dpll->info->id == DPLL_ID_ICL_TBTPLL)
+               icl_set_active_port_dpll(crtc_state, ICL_PORT_DPLL_DEFAULT);
+       else
+               icl_set_active_port_dpll(crtc_state, ICL_PORT_DPLL_MG_PHY);
 
        crtc_state->port_clock = icl_ddi_mg_pll_get_freq(i915, NULL,
                                                         &port_dpll->hw_state);
-- 
2.25.1

Reply via email to